## Microprocessor and Computer Architecture Laboratory UE19CS256

## 4th Semester, Academic Year 2020-21

Date: 3/4/2021

| Name: B.Pravena | SRN: PES2UG19CS076 | Section: B |
|-----------------|--------------------|------------|
|                 |                    |            |
|                 |                    |            |

Consider a direct mapped cache of size 16 bytes with block size 4 bytes. The size of main memory is 256 bytes. Find Number of bits in tag, index and offset. The processor generates requests as follows

1,4,8,5,14,11,13,38,9,B,4,2B,5,6,9,11. Find hit rate and miss rate.

- a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- b) Screenshot showing the Cache Table



c) Screenshot showing hit and miss rates

| Statistics                         |     |
|------------------------------------|-----|
| Hit Rate :                         | 38% |
| Miss Rate :                        | 63% |
| List of Previous Instructions:     |     |
| <ul><li>Load 1 [Miss]</li></ul>    |     |
| <ul><li>Load 4 [Miss]</li></ul>    |     |
| <ul> <li>Load 8 [Miss]</li> </ul>  |     |
| <ul> <li>Load 5 [Hit]</li> </ul>   |     |
| <ul><li>Load 14 [Miss]</li></ul>   |     |
| <ul><li>Load 11 [Miss]</li></ul>   |     |
| <ul> <li>Load 13 [Hit]</li> </ul>  |     |
| <ul> <li>Load 38 [Miss]</li> </ul> |     |
| <ul> <li>Load 9 [Miss]</li> </ul>  |     |
| <ul> <li>Load B [Hit]</li> </ul>   |     |
| <ul> <li>Load 4 [Miss]</li> </ul>  |     |
| <ul> <li>Load 2B [Miss]</li> </ul> |     |
| <ul><li>Load 5 [Hit]</li></ul>     |     |
| <ul><li>Load 6 [Hit]</li></ul>     |     |
| <ul><li>Load 9 [Miss]</li></ul>    |     |
| <ul> <li>Load 11 [Hit]</li> </ul>  |     |

## Microprocessor and Computer Architecture Laboratory UE19CS256

## 4th Semester, Academic Year 2020-21

Date: 3/4/2021

| Name: B.Pravena | SRN: PES2UG19CS076 | Section: B |
|-----------------|--------------------|------------|
|                 |                    |            |
|                 |                    |            |

Week#\_\_\_\_9\_\_\_ Program Number: \_\_\_\_2\_

Consider a direct mapped cache of size 16 KB with block size 256 bytes. The size of main memory is 128 KB. Find Number of bits in tag. Generate 1,4,8,5,14,11,13,38,9,B,4,2B,5,6,9,11 and find hit rate and miss rate.

a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor



b) Screenshot showing the Cache Table



c) Screenshot showing hit and miss rates

| Statistics                        |     |
|-----------------------------------|-----|
| Hit Rate :                        | 94% |
| Miss Rate :                       | 6%  |
| List of Previous Instructions:    |     |
| <ul> <li>Load 1 [Miss]</li> </ul> |     |
| <ul> <li>Load 4 [Hit]</li> </ul>  |     |
| <ul> <li>Load 8 [Hit]</li> </ul>  |     |
| <ul> <li>Load 5 [Hit]</li> </ul>  |     |
| <ul> <li>Load 14 [Hit]</li> </ul> |     |
| <ul> <li>Load 11 [Hit]</li> </ul> |     |
| <ul> <li>Load 13 [Hit]</li> </ul> |     |
| <ul> <li>Load 38 [Hit]</li> </ul> |     |
| <ul> <li>Load 9 [Hit]</li> </ul>  |     |
| <ul> <li>Load B [Hit]</li> </ul>  |     |
| <ul> <li>Load 4 [Hit]</li> </ul>  |     |
| <ul> <li>Load 2B [Hit]</li> </ul> |     |
| <ul> <li>Load 5 [Hit]</li> </ul>  |     |
| <ul> <li>Load 6 [Hit]</li> </ul>  |     |
| <ul> <li>Load 9 [Hit]</li> </ul>  |     |
| <ul> <li>Load 11 [Hit]</li> </ul> |     |

# Microprocessor and Computer Architecture Laboratory UE19CS256

## 4th Semester, Academic Year 2020-21

Date: 3/4/2021

| Name: B. | Pravena | SRN: PES2UG19CS076 | Section: B |
|----------|---------|--------------------|------------|
| Week#    | 9       | Program Number     | . 3        |

A computer system uses 16-bit memory addresses. It has a 2K-byte cache organized in a direct-mapped manner with 64 bytes per cache block. Assume that the size of each memory word is 1 byte.

- a) Calculate the number of bits in each of the Tag, Block, and Word fields of the memory address.
- (b) When a program is executed, the processor reads data sequentially from the following word addresses: 128, 144, 2176, 2180, 128, 2176

All the above addresses are shown in decimal values. Assume that the cache is initially empty. For each of the above addresses, indicate whether the cache access will result in a hit or a miss.

a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor



b) Screenshot showing the Cache Table

| Index | Valid | Tag   | Data (Hex)           | Dirty Bi |
|-------|-------|-------|----------------------|----------|
| 0     | 0     | -     | 0                    | 0        |
| 1     | 0     | -     | 0                    | 0        |
| 2     | 1     | 00001 | BLOCK 22 WORD 0 - 63 | 0        |
| 3     | 0     | -     | 0                    | 0        |
| 4     | 0     | -     | 0                    | 0        |
| 5     | 0     | -     | 0                    | 0        |
| 6     | 0     | -     | 0                    | 0        |
| 7     | 0     | -     | 0                    | 0        |
| 8     | 0     | -     | 0                    | 0        |
| 9     | 0     | -     | 0                    | 0        |
| 10    | 0     | -     | 0                    | 0        |
| 11    | 0     | -     | 0                    | 0        |
| 12    | 0     | -     | 0                    | 0        |
| 13    | 0     | -     | 0                    | 0        |
| 14    | 0     | -     | 0                    | 0        |
| 15    | 0     | -     | 0                    | 0        |
| 16    | 0     | -     | 0                    | 0        |
| 17    | 0     | -     | 0                    | 0        |
| 18    | 0     | -     | 0                    | 0        |
| 19    | 0     | -     | 0                    | 0        |
| 20    | 0     | -     | 0                    | 0        |
| 21    | 0     | -     | 0                    | 0        |
| 22    | 0     | -     | 0                    | 0        |
| 23    | 0     | -     | 0                    | 0        |
| 24    | 0     | -     | 0                    | 0        |
| 25    | 0     | -     | 0                    | 0        |
| 26    | 0     | -     | 0                    | 0        |
| 27    | 0     | -     | 0                    | 0        |
| 28    | 0     | -     | 0                    | 0        |
| 29    | 0     | -     | 0                    | 0        |
| 30    | 0     | -     | 0                    | 0        |
| 31    | 0     | -     | 0                    | 0        |

c) Screenshot showing hit and miss rates

## Microprocessor and Computer Architecture Laboratory UE19CS256

## 4th Semester, Academic Year 2020-21

Date: 3/4/2021

| NA              | D N 1              |            |
|-----------------|--------------------|------------|
|                 |                    |            |
|                 |                    |            |
|                 |                    |            |
| Name: B.Pravena | SRN: PES2UG19CS076 | Section: B |
|                 |                    | l ·        |

Week#\_\_\_\_9\_\_\_\_ Program Number: \_\_\_\_4\_\_

Consider a 2-way set associative cache of size 16 KB with block size 256 bytes. The size of main memory is 128 KB. Find Number of bits in tag. Generate 1,4,8,5,14,11,13,38,9,B,4,2B,5,6,9,11 and find hit rate and miss rate.

a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor



## b) Screenshot showing the Cache Table

#### **Ⅲ** Cache Table

| Index | Valid | Tag | Data (Hex)      | Dirty Bit |
|-------|-------|-----|-----------------|-----------|
| 0     | 1     | 0   | B. 0 W. 0 - 255 | 0         |
| 1     | 0     | -   | 0               | 0         |
| 2     | 0     | -   | 0               | 0         |
| 3     | 0     | -   | 0               | 0         |
| 4     | 0     | -   | 0               | 0         |
| 5     | 0     | -   | 0               | 0         |
| 6     | 0     | -   | 0               | 0         |
| 7     | 0     | -   | 0               | 0         |
| 8     | 0     | -   | 0               | 0         |
| 9     | 0     | -   | 0               | 0         |
| 10    | 0     | -   | 0               | 0         |
| 11    | 0     | -   | 0               | 0         |
| 12    | 0     | -   | 0               | 0         |
| 13    | 0     | -   | 0               | 0         |
| 14    | 0     | -   | 0               | 0         |
| 15    | 0     | -   | 0               | 0         |
| 16    | 0     | -   | 0               | 0         |
| 17    | 0     | -   | 0               | 0         |
| 18    | 0     | -   | 0               | 0         |
| 19    | 0     | -   | 0               | 0         |
| 20    | 0     | -   | 0               | 0         |
| 21    | 0     | -   | 0               | 0         |
| 22    | 0     | -   | 0               | 0         |
| 23    | 0     | -   | 0               | 0         |
| 24    | 0     | -   | 0               | 0         |
| 25    | 0     | -   | 0               | 0         |
| 26    | 0     | -   | 0               | 0         |
| 27    | 0     | -   | 0               | 0         |
| 28    | 0     | -   | 0               | 0         |
| 29    | 0     | -   | 0               | 0         |
| 30    | 0     | -   | 0               | 0         |
| 31    | 0     | -   | 0               | 0         |

| Index | Valid | Tag | Data (Hex) | Dirty Bit |
|-------|-------|-----|------------|-----------|
| 0     | 0     | -   | 0          | 0         |
| 1     | 0     | -   | 0          | 0         |
| 2     | 0     | -   | 0          | 0         |
| 3     | 0     | -   | 0          | 0         |
| 4     | 0     | -   | 0          | 0         |
| 5     | 0     | -   | 0          | 0         |
| 6     | 0     | -   | 0          | 0         |
| 7     | 0     | -   | 0          | 0         |
| 8     | 0     | -   | 0          | 0         |
| 9     | 0     | -   | 0          | 0         |
| 10    | 0     | -   | 0          | 0         |
| 11    | 0     | -   | 0          | 0         |
| 12    | 0     | -   | 0          | 0         |
| 13    | 0     | -   | 0          | 0         |
| 14    | 0     | -   | 0          | 0         |
| 15    | 0     | -   | 0          | 0         |
| 16    | 0     | -   | 0          | 0         |
| 17    | 0     | -   | 0          | 0         |
| 18    | 0     | -   | 0          | 0         |
| 19    | 0     | -   | 0          | 0         |
| 20    | 0     | -   | 0          | 0         |
| 21    | 0     | -   | 0          | 0         |
| 22    | 0     | -   | 0          | 0         |
| 23    | 0     | -   | 0          | 0         |
| 24    | 0     | -   | 0          | 0         |
| 25    | 0     | -   | 0          | 0         |
| 26    | 0     | -   | 0          | 0         |
| 27    | 0     | -   | 0          | 0         |
| 28    | 0     | -   | 0          | 0         |
| 29    | 0     | -   | 0          | 0         |
| 30    | 0     | -   | 0          | 0         |
| 31    | 0     | -   | 0          | 0         |

## c) Screenshot showing hit and miss rates

#### **Statistics** Hit Rate 94% Miss Rate: 6% List of Previous Instructions: Load 1 [Miss] Load 4 [Hit] Load 8 [Hit] Load 5 [Hit] Load 14 [Hit] Load 11 [Hit] Load 13 [Hit] Load 38 [Hit] Load 9 [Hit] Load B [Hit] Load 4 [Hit] · Load 2B [Hit] Load 5 [Hit] Load 6 [Hit] Load 9 [Hit] Load 11 [Hit]

## Microprocessor and Computer Architecture Laboratory UE19CS256

## 4th Semester, Academic Year 2020-21

Date: 3/4/2021

| Name: B.Pravena | SRN: PES2UG19CS076 | Section: B |
|-----------------|--------------------|------------|
|                 |                    |            |
|                 |                    |            |

| Week# | 9 | Program Number: | 5 |
|-------|---|-----------------|---|
|       |   |                 |   |

Consider a main memory having 64 byte capacity and cache memory of 8 bytes initially empty. The addresses 1,4,8,5,14,11,13,38,9,B,4,2B,5,6,9,11 are generated by the CPU. All values in hexadecimal. Clearly label data that is replaced in cache lines and show the cache memory table and filled data in the cache lines of block size 1 byte. LRU Policy is used.

The cache is mapped as

## a) Direct Mapped

- I. Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- II. Screenshot showing the Cache Table



### III. Screenshot showing hit and miss rates



- b) Two way set Associative
  - I. Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- II. Screenshot showing the Cache Table



### III. Screenshot showing hit and miss rates



- c) Four Way Set associative
  - I. Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- II. Screenshot showing the Cache Table



III. Screenshot showing hit and miss rates



- d) Fully Associative
  - I. Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- II. Screenshot showing the Cache Table



## III. Screenshot showing hit and miss rates

| Statistics                         |     |
|------------------------------------|-----|
| Hit Rate :                         | 6%  |
| Miss Rate :                        | 94% |
| List of Previous Instructions:     |     |
| <ul><li>Load 1 [Miss]</li></ul>    |     |
| <ul><li>Load 4 [Miss]</li></ul>    |     |
| <ul> <li>Load 8 [Miss]</li> </ul>  |     |
| <ul> <li>Load 5 [Miss]</li> </ul>  |     |
| <ul><li>Load 14 [Miss]</li></ul>   |     |
| <ul><li>Load 11 [Miss]</li></ul>   |     |
| <ul><li>Load 13 [Miss]</li></ul>   |     |
| <ul> <li>Load 38 [Miss]</li> </ul> |     |
| <ul> <li>Load 9 [Miss]</li> </ul>  |     |
| <ul> <li>Load B [Miss]</li> </ul>  |     |
| <ul><li>Load 4 [Miss]</li></ul>    |     |
| <ul> <li>Load 2B [Miss]</li> </ul> |     |
| <ul> <li>Load 5 [Miss]</li> </ul>  |     |
| <ul> <li>Load 6 [Miss]</li> </ul>  |     |
| <ul> <li>Load 9 [Hit]</li> </ul>   |     |
| <ul> <li>Load 11 [Miss]</li> </ul> |     |
| Next Index:                        | 7   |
| Last Index:                        | 6   |